## Notes for radio module control using a CPU

When using a CPU to control the radio module and output the transmission signal using a serial interface like SIO or UART, the following points should be noted.

In general, an interrupt that indicates the end of the transmission is generated when the data to be sent is set in the shift register in CPU. The point where the interrupt is generated occurs before output of the last bit is completed. (Some CPUs that have double buffers in the transmitter part generate the interrupt earlier). Because of this, when operating the radio module immediately after the interrupt such as turning the power off or switching TX to RX, the last bit to be transmitted may be corrupted, or even if the bit is not corrupted, sufficient transmission range may not be obtained due to loss of power. Therefore the user is urged to check the operation manual of the CPU to be used or check the transmission signal with an oscilloscope to ensure a sufficient interval before issuing controls for power and/or TX/RX switching.

Timing examples when UART is used are shown below. Here, an interrupt is generated at the same time as the start of the stop bit is being output in the CPU.



Circuit Design, Inc. All rights reserved.

No part of this document may be copied or distributed in part or in whole without the prior written consent of Circuit Design, Inc.